

Ain shams university
Faculty of engineering
Computer engineering and software systems programs

Course: EDA (CSE215)

# Project 1

Submitted by: Shehab Ahmed Hassan Kotb

ld: 16p6014

Email: shehabktob@gmail.com

Submitted to: Dr. Mohamed Dessouky Eng. Michael Hany

### 2.0 Introduction

This document details the design and implementation of a Digital access control system, this system is designed using MOORE fsm.

The first chapter of this document discusses the design of the system and it's vhdl code, also the testing strategy along with the testing bench code will be provided in this document.

The subsequent chapters will discuss the workflow with alliance tools to reach the final physical layout of the circuit.

### 3.1 state diagram



The top transitions don't include code = "O" (1101) which opens the door when is equal to 1.

Moore was chosen over mealy for the following reasons:

- Mealy has combinational paths between inputs and outputs which lead to long paths going through multiple components which slow down the system.
- Since this is an access control system Moore machine may be safer to use, because they change states on the clock edge.
- Moore model has simplified behavior and is easy to design.

## 3.2 testing bench strategy

| tested<br>feature     | reset | day | code (hex)    | delay | expected<br>(door) | expected<br>(alarm) |
|-----------------------|-------|-----|---------------|-------|--------------------|---------------------|
|                       |       |     | 2             |       |                    |                     |
| normal                |       |     | 6             |       | 0                  |                     |
| operation             | 0     | 0   | a             |       | U                  | 0                   |
| (night)               |       |     | 0             |       |                    |                     |
|                       |       |     | 5             |       | 1                  |                     |
| reset (night)         | 1     | 0   | 0             |       | 0                  | 0                   |
| wrong code<br>(night) | 0     | 0   | 1             |       | 0                  | 1                   |
|                       |       |     | 2             | 20 ns |                    |                     |
| normal                |       |     | 6             | 20113 | 0                  |                     |
| operation             | 0     | 1   | a             |       | U                  | 0                   |
| (day)                 |       |     | 0             |       |                    |                     |
|                       |       |     | 5             |       | 1                  |                     |
| reset (day)           | 1     | 1   | 0             |       | 0                  | 0                   |
| O button<br>(day)     | 0     | 1   | 1101 (binary) |       | 1                  | 0                   |
| wrong code<br>(day)   | 0     | 1   | 1             |       | 0                  | 1                   |

We don't cover everything here we just test for basic functionality of the system.

### 3.3 simulation results



```
library IEEE;
                                                   Digicode
 2
    USE ieee.std_logic_1164.ALL;
 3
 4
     entity DigiCode is
 5
    port (
 6
         ck
              : in std_logic;
 7
              : in std_logic;
         vdd
              : in std_logic;
8
         VSS
9
        code : in std_logic_vector (3 downto 0);
10
        reset : in std_logic;
11
         day : in std_logic;
12
         alarm : out std_logic;
13
         door : out std_logic
14
           );
15
    end DigiCode;
16
17
     architecture MOORE of DigiCode is
18
       type STATE_TYPE is (S0, S1, s2, s3, s4, s5, s6);
19
       signal NS, CS : STATE_TYPE;
20
21
    begin
22
       process (CS, reset, code, day)
23
       begin
24
25
         if (reset='1') then
26
           NS \le S0;
27
         else
28
           case CS is
29
             when S0 =>
30
               if (day='1' and code = "1101") then --code = o
31
                 NS <= S5;
32
               elsif (code = x"2") then
33
                 NS <= s1;
34
               else
35
                 Ns <= s6;
36
               end if;
37
38
            when S1 =>
39
               if (day='1' and code = "1101") then --code = o
40
                 NS <= S5;
41
               elsif (code = x"6") then
42
                 NS <= s2;
43
               else
44
                 Ns <= s6;
45
               end if;
46
47
48
             when S2 =>
49
               if (day='1' and code = "1101") then --code = o
50
                 NS <= S5;
51
               elsif (code = "1010") then
52
                 NS <= s3;
53
               else
54
                 Ns <= s6;
55
               end if;
56
57
58
             when S3 =>
59
               if (day='1' and code = "1101") then --code = o
60
                 NS <= S5;
61
               elsif (code = x"0") then
62
                 NS <= s4;
63
               else
64
                 Ns <= s6;
               end if;
65
66
```

```
68
              when S4 =>
 69
                if (day='1' and code = "1101") then --code = o
 70
                 NS <= S5;
 71
                elsif (code = x"5") then
 72
                 NS <= s5;
 73
                else
 74
                  Ns <= s6;
 75
                end if;
 76
 77
 78
              when S5 =>
 79
                --door <= '1';
 80
                null;
 81
                --alarm <= '0';
 82
                -- if (day='1' and code == '1101') then --code = o
 83
                 -- NS <= S5;
                -- elsif (code == '0')
 84
                 -- NS <= s4;
 85
                -- else
 86
 87
                 -- Ns <= s6;
 88
                -- end if;
 89
 90
 91
             when S6 =>
                --door <= '0';
 92
                --alarm <= '1';
 93
 94
               null;
 95
                -- if (day='1' and code == '1101') then --code = o
 96
                 -- NS <= S6;
 97
                -- elsif (code == '0')
 98
                 -- NS <= s5;
 99
                -- else
100
                 -- Ns <= s6;
101
                -- end if;
102
103
              when others => assert(false)
104
              report "illegal state" severity error;
105
106
107
            end case;
108
    end if;
109
110
     case cs is
111
         when s0 =>
          door <= '0';
112
113
         alarm <= '0';
114
         when s1 =>
115
         door <= '0';
116
          alarm <= '0';
117
          when s2 =>
118
          door <= '0';
119
          alarm <= '0';
120
          when s3 =>
          door <= '0';
121
122
          alarm <= '0';
          when s4 =>
123
         door <= '0';
124
125
         alarm <= '0';
126
          when s5 =>
127
          door <= '1';
          alarm <= '0';
128
          when s6 =>
129
130
          door <= '0';
          alarm <= '1';
131
132
          end case;
```

67

```
133
      end process;
134
135 -- Process (2): State update (sequential)
136 process(ck)
137
      begin
         if(ck = '1' and not ck'stable)then
138
139
           CS <= NS;
140
         end if;
141
     end process;
142
143 end MOORE;
144
```

```
Digicode_tb
    library IEEE;
2
    USE ieee.std_logic_1164.ALL;
3
4
    -- Entity declaration for your testbench. Don't declare any ports here
5
    ENTITY testbench DigiCode IS
    END ENTITY testbench_DigiCode;
7
8
    ARCHITECTURE test_DigiCode OF testbench_DigiCode IS
9
10
    -- Component Declaration for the Device Under Test (DUT)
11
    COMPONENT DigiCode IS
12 port (
13
        ck
              : in std_logic;
14
             : in std_logic;
        vdd
15
        VSS
             : in std_logic;
16
        code : in std_logic_vector (3 downto 0);
17
        reset : in std_logic;
18
        day : in std_logic;
19
        alarm : out std_logic;
20
        door : out std_logic
21
          );
22 END COMPONENT DigiCode;
23
    FOR dut: DigiCode USE ENTITY WORK.DigiCode (MOORE);
24
25
26
    -- Declare input signals and initialize them
27
    SIGNAL ck : std_logic := '0';
28 SIGNAL vdd : std_logic := '1';
29 SIGNAL vss : std_logic := '0';
30 SIGNAL code : std_logic_vector (3 downto 0) := x"0";
    SIGNAL alarm : std_logic := '0';
31
32
    SIGNAL reset : std_logic := '0';
33
    SIGNAL day : std_logic := '0';
34
   SIGNAL door : std_logic := '0';
35
36
    -- Constants and Clock period definitions
37
    constant clk_period : time := 20 ns;
38
    BEGIN
39
40
    -- Instantiate the Device Under Test (DUT)
41
    dut: DigiCode PORT MAP (ck, vdd, vss, code, reset, day, alarm, door);
42
43
    -- Clock process definitions( clock with 50% duty cycle )
       clk_process :process
44
45
       begin
46
            ck <= '0';
47
            wait for clk_period/2;
48
            ck <= '1';
49
            wait for clk_period/2;
50
       end process;
51
52
    -- Stimulus process, refer to clock signal
53
   stim_proc: PROCESS IS
54
    BEGIN
        -- case 1 correct code entered at night "day = 0"
55
56
        code <= x"2";
57
        WAIT FOR clk_period;
58
        ASSERT alarm = '0' and door = '0'
59
        REPORT "output error"
60
        SEVERITY error;
61
62
        code <= x"6";
63
        WAIT FOR clk_period;
64
        ASSERT alarm = '0' and door = '0'
65
        REPORT "output error"
66
        SEVERITY error;
```

```
67
 68
         code <= x"a";
 69
         WAIT FOR clk_period;
 70
         ASSERT alarm = '0' and door = '0'
 71
         REPORT "output error"
 72
         SEVERITY error;
 73
 74
         code <= x"0";
 75
         WAIT FOR clk period;
 76
         ASSERT alarm = '0' and door = '0'
 77
         REPORT "output error"
 78
         SEVERITY error;
 79
 80
         code \leq x"5";
 81
         WAIT FOR clk_period;
 82
         ASSERT alarm = '0' and door = '1'
 83
         REPORT "output error"
 84
         SEVERITY error;
 85
         --case 2 reset test
 86
 87
         code <= x"0";
 88
         reset <= '1';
 89
         WAIT FOR clk period;
 90
         ASSERT alarm = '0' and door = '0'
 91
         REPORT "output error"
 92
         SEVERITY error;
 93
 94
         --case 3 testing wrong code at night "day = 0"
 95
         code <= x"1";
         reset <= '0';
 96
 97
         WAIT FOR clk_period;
 98
         ASSERT alarm = '1' and door = '0'
99
         REPORT "output error"
100
         SEVERITY error;
101
102
         --returning to s0
103
         reset <= '1';
104
         WAIT FOR clk period;
105
         ASSERT alarm = '0' and door = '0'
         REPORT "output error"
106
107
         SEVERITY error;
108
109
         --case 4 testing correct code with day = 1
110
         code <= x"2";
111
         day <= '1';
112
        reset <= '0';
113
        WAIT FOR clk period;
114
         ASSERT alarm = '0' and door = '0'
115
         REPORT "output error"
116
         SEVERITY error;
117
118
         code <= x"6";
         day <= '1';
119
120
         reset <= '0';
121
         WAIT FOR clk_period;
122
         ASSERT alarm = '0' and door = '0'
         REPORT "output error"
123
         SEVERITY error;
124
125
126
         code <= x"a";
127
         day <= '1';
128
         reset <= '0';
129
         WAIT FOR clk_period;
130
         ASSERT alarm = '0' and door = '0'
         REPORT "output error"
131
132
         SEVERITY error;
```

```
133
134
          code <= x"0";
135
          day <= '1';
136
          reset <= '0';
137
          WAIT FOR clk_period;
138
          ASSERT alarm = '0' and door = '0'
139
          REPORT "output error"
140
          SEVERITY error;
141
142
          code <= x"5";
143
          day <= '1';
144
         reset <= '0';
145
         WAIT FOR clk_period;
146
          ASSERT alarm = '0' and door = '1'
147
          REPORT "output error"
148
          SEVERITY error;
149
150
          --case 5 testing rest when day = 1
           reset <= '1';
151
152
           WAIT FOR clk_period;
        ASSERT alarm = '0' and
REPORT "output error"
153
          ASSERT alarm = '0' and door = '0'
154
155
         SEVERITY error;
156
157
          --case 6 testing "o" button when day = 1
158
           code <= "1101";
          day <= '1';
159
       reset <= '0';

WAIT FOR clk_period;

ASSERT alarm = '0' and
REPORT "output error"

SEVERITY error:
160
161
          ASSERT alarm = '0' and door = '1'
162
163
164
          SEVERITY error;
165
166
          --returning to s0
TOR clk_period;

169 ASSERT alarm = '0' and door = '0'

170 REPORT "output error"

171 SEVERTOR:
167
          reset <= '1';
172
173
          --case 6 wrong code when day = 1
174
          code <= x"1";
          day <= '1';
175
176
          reset <= '0';
        WAIT FOR clk_period;
177
        ASSERT alarm = '1' and door = '0'
REPORT "output error"
178
179
180
          SEVERITY error;
181
182
          --returning to s0
183
          reset <= '1';
184
           WAIT FOR clk_period;
185
          ASSERT alarm = '0' and door = '0'
186
          REPORT "output error"
187
          SEVERITY error;
188
189
190
191
      WAIT; -- stop process simulation run
192
193
      END PROCESS stim_proc;
194
      END ARCHITECTURE test_DigiCode;
195
```

196 197